### UNIVERSITY OF VICTORIA EXAMINATIONS APRIL 2004

C SC 230 Computer Architecture and Assembly Language

| NAME (print)                              | REG NO.           |
|-------------------------------------------|-------------------|
| SIGNATURE                                 | DURATION: 3 hours |
| INSTRUCTOR D. MICHAEL MILLER              |                   |
| TO BE ANSWERED ON THIS EXAMINATION PAPER. |                   |

STUDENTS MUST COUNT THE NUMBER OF PAGES IN THIS EXAMINATION PAPER BEFORE BEGINNING TO WRITE, AND REPORT ANY DISCREPANCY IMMEDIATELY TO THE INVIGILATOR.

THIS EXAMINATION HAS  $\underline{\text{MINE}}$  PAGES PLUS THIS COVER PAGE. THERE IS A  $\underline{\text{THREE}}$  PAGE HANDOUT.

ATTEMPT EVERY QUESTION. ANSWER IN THE SPACES PROVIDED (YOU DO NOT NECESSARILY HAVE TO USE ALL LINES PROVIDED AND MAY USE OTHER AREAS ON THE <u>FRONTS</u> OF THE PAGES IF NECESSARY). USE THE BACKS OF THE PAGES FOR ROUGH WORK.

THIS IS A CLOSED BOOK EXAMINATION. <u>NO COURSE NOTES, BOOKS OR CALCULATORS, ARE PERMITTED.</u>

YOU <u>ARE</u> PERMITTED TO USE THE INFORMATION SHEETS DISTRIBUTED WITH THE EXAM.

| QUESTION | MAX.<br>MARK | STUDENT'S<br>MARK |
|----------|--------------|-------------------|
| 1        | 20           |                   |
| 2        | 5            |                   |
| 3        | 10           |                   |
| 4        | 5            |                   |
| 5        | 5            |                   |
| 6        | 10           |                   |
| 7        | 25           |                   |
| 8        | 20           |                   |
| TOTAL    | 100          |                   |

1. (20 marks) Indicate whether each of the following statements is true or false by circling the appropriate response. **MARKING:** +1 for a correct answer, -0.5 for an incorrect answer, 0 if neither True of False is circled.

| The 8-bit two's complement representation of $-13_{10}$ is $11110010_2$ .                                           | True | False |
|---------------------------------------------------------------------------------------------------------------------|------|-------|
| Signed magnitude representation has different representations for +0 and -0.                                        | True | False |
| In two's complement addition, overflow can only occur when adding two numbers with the same sign.                   | True | False |
| The stored exponent for the IEEE single precision floating point representations for 37.5 is 130 (in decimal).      | True | False |
| Single bit parity allows for the detection and correction of only single bit errors.                                | True | False |
| An arithmetic shift right always preserves the sign of the 2's complement value being shifted.                      | True | False |
| On the 6811, the user must enable an interrupt beforee it can be used.                                              | True | False |
| On the 6811, the external address and data buses are asynchronous.                                                  | True | False |
| A processor need not have a stack pointer register in order to support a jump to subroutine instruction.            | True | False |
| Subroutine parameters can not be used if the program instruction code is in ROM.                                    | True | False |
| Direct addressing on the 6811 means the address is within the first 256 locations of the address space.             | True | False |
| The data bus to main memory must have at least as many data lines as there are bits in the machine word size.       | True | False |
| On the 6811, on-processor memory can share addresses with off processor memory.                                     | True | False |
| The 6811 is a CISC design.                                                                                          | True | False |
| The PENTIUM is a RISC design.                                                                                       | True | False |
| The PowerPC uses a link register to implement subroutine calls.                                                     | True | False |
| The PowerPC design mandates separate code and data caches.                                                          | True | False |
| Later model PENTIUMs include some SIMD instructions                                                                 | True | False |
| Multiprocessor systems guarantee at least linear execution speedup.                                                 | True | False |
| A multiprocessor system must have separate memories for each processor resulting in the problem of cache coherency. | True | False |

| 2. | ins<br>ins | marks) Assuming ACCB is available for use, write the shortest sequence of 6811 tructions you can to multiply the contents of ACCA by 6 without using the MUL truction. All numbers are to be treated as unsigned integers and you can assume the ower will fit in 8 bits.                    |
|----|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3. | An         | swer each of the following in the space provided:                                                                                                                                                                                                                                            |
|    |            | (3 marks) Explain the fundamental difference between polling and interrupts for recognizing external events and when it is necessary to use interrupts.                                                                                                                                      |
|    | (b)        | (5 marks) Number the following steps from 1 to 5 in the order they are performed in processing an interrupt on the 6811 using the interrupt jump table technique                                                                                                                             |
|    |            | execute the first instruction of the interrupt handling routine load the PC with the value from the appropriate interrupt vector push the processor registers onto the stack recognize the interrupt event and set the event flag execute the appropriate jump instruction in the jump table |
|    | (c)        | (2 marks) What must you do to allow nested interrupts on the 6811, i.e. to allow an interrupt to interrupt while a previous interrupt is being handled?                                                                                                                                      |

| _                                                    |                                                      |                                  |       |       |       |      |       | <u>-</u>    |                    | <u>-</u>         | . <u>.</u>            |
|------------------------------------------------------|------------------------------------------------------|----------------------------------|-------|-------|-------|------|-------|-------------|--------------------|------------------|-----------------------|
|                                                      |                                                      |                                  |       |       |       |      |       |             |                    |                  |                       |
| o) (1                                                | l mark                                               | ) W                              | hat   | doe   | s it  | mea  | n to  | say a proce | essor is <i>si</i> | uperscalar       | ?                     |
|                                                      |                                                      |                                  |       |       |       |      |       |             |                    |                  |                       |
| 5 ma                                                 | rks) (                                               | Cons                             | side: | r the | e fol | llow | ing s | segment of  | a 6811 pi          | rogram           |                       |
|                                                      | d000                                                 |                                  |       |       |       |      |       | SBASE       | EQU                | \$D000           |                       |
|                                                      | 000b<br>000b                                         | 48                               | 41    | 52    | 52    | 59   | 20    | SOURCE      | ORG<br>FCC         | \$D000<br>"HARRY | POTTER"               |
|                                                      | acco                                                 |                                  | 4f    |       |       |      |       | DOORCE      | rcc                | HARRI            | POTTER                |
|                                                      | d00c                                                 | 00                               |       |       |       |      |       |             | FCB                | \$00             | Address Conte         |
|                                                      | dood                                                 |                                  |       |       |       |      |       | DEST        | RMB                | 80               | (both in hexadecimal) |
|                                                      | c000                                                 | 0 -                              | ae    | e e   |       |      |       |             | ORG                | \$C000           |                       |
|                                                      | c000                                                 |                                  |       |       |       |      |       |             | LDS                | #SBASE           |                       |
|                                                      | c005                                                 |                                  | au    | υα    |       |      |       |             | LDX<br>PSHX        | #DEST            |                       |
|                                                      | c007                                                 |                                  | đ0    | 00    |       |      |       |             | LDX                | #SOURCE          |                       |
|                                                      | c00a                                                 |                                  |       |       |       |      |       |             | PSHX               | " DOORCE         | '   <del></del>       |
|                                                      | c00b                                                 |                                  | c0    | 13    |       |      |       |             | JSR                | STRCPY           |                       |
|                                                      | c00e                                                 |                                  |       |       |       |      |       |             | INS                |                  |                       |
|                                                      | c00f                                                 |                                  |       |       |       |      |       |             | INS                |                  | <del></del>           |
| 014                                                  |                                                      | -2 -1                            |       |       |       |      |       |             | INS                |                  |                       |
| 014<br>015                                           | c010                                                 |                                  |       |       |       |      |       |             | INS                |                  |                       |
| 014<br>015<br>016                                    | c010<br>c011                                         | 31                               |       |       |       |      |       |             | STOP               |                  |                       |
| 014<br>015<br>016<br>017                             | c010                                                 | 31                               |       |       |       |      |       | STRCPY      | PSHA               |                  |                       |
| 014<br>015<br>016<br>017<br>018                      | c010<br>c011<br>c012                                 | 31<br>cf                         |       |       |       |      |       |             |                    |                  |                       |
| 014<br>015<br>016<br>017<br>018<br>019               | c010<br>c011                                         | 31<br>cf<br>36                   |       |       |       |      |       | DIRCII      |                    |                  |                       |
| 014<br>015<br>016<br>017<br>018<br>019<br>020        | c010<br>c011<br>c012<br>c013<br>c014<br>c015         | 31<br>cf<br>36<br>37<br>3c       |       |       |       |      |       | DIRCII      | PSHB<br>PSHX       |                  |                       |
| 014<br>015<br>016<br>017<br>018<br>019<br>020<br>021 | c010<br>c011<br>c012<br>c013<br>c014<br>c015<br>c016 | 31<br>cf<br>36<br>37<br>3c<br>34 |       |       |       |      |       | orner r     | PSHB               |                  |                       |
| 014<br>015<br>016<br>017<br>018<br>019<br>020<br>021 | c010<br>c011<br>c012<br>c013<br>c014<br>c015         | 31<br>cf<br>36<br>37<br>3c<br>34 |       |       |       |      |       | STREET      | PSHB<br>PSHX       |                  |                       |

| 6. | accepts a creturn with | one byte unsign<br>n ACCA equal<br>e parameter va | write a 6811 assembly language function called ISQRT that ed integer as a parameter on the stack. Your function should to the smallest integer greater than or equal to the square alue. Any registers except ACCA that you use should be ments to explain what your code is doing. |
|----|------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | For examp              | le, the function<br>LDAA<br>PSHA                  | #9                                                                                                                                                                                                                                                                                  |
|    | would retu             | JSR<br>rn with 3 in AC                            | ISQRT<br>CCA.                                                                                                                                                                                                                                                                       |
|    | The call               | LDAA<br>PSHA<br>JSR                               | #120<br>ISQRT                                                                                                                                                                                                                                                                       |
|    | would retu             | rn with 11 in A                                   | CCA.                                                                                                                                                                                                                                                                                |
|    | The call               | LDAA<br>PSHA<br>JSR                               | #0<br>ISQRT                                                                                                                                                                                                                                                                         |
|    | would retu             | rn with 0 in AC                                   | CCA. You may not need all the space provided.                                                                                                                                                                                                                                       |
|    |                        | ISQRT                                             |                                                                                                                                                                                                                                                                                     |
|    |                        |                                                   |                                                                                                                                                                                                                                                                                     |
|    |                        |                                                   |                                                                                                                                                                                                                                                                                     |
|    |                        |                                                   |                                                                                                                                                                                                                                                                                     |
|    |                        |                                                   |                                                                                                                                                                                                                                                                                     |
|    |                        | <del></del>                                       |                                                                                                                                                                                                                                                                                     |
|    |                        |                                                   |                                                                                                                                                                                                                                                                                     |
|    |                        |                                                   |                                                                                                                                                                                                                                                                                     |
|    |                        |                                                   |                                                                                                                                                                                                                                                                                     |
|    |                        |                                                   |                                                                                                                                                                                                                                                                                     |
|    |                        |                                                   |                                                                                                                                                                                                                                                                                     |

7. (25 marks) You may answer this question using C or 6811 assembly language. If you use C, you may include the "hc11.h" file listed on the handout. <u>Assume the processor has a 2 MHZ clock.</u>

You are to write a <u>complete</u> program that reads a stream of characters each of which is to be coded with even parity. Each character is to be checked for correct parity and if the parity is set correctly, is to forward it to another device (see below). If a parity error is found a signal is set as described below. After checking a character, and either forwarding it or sending an error signal, the program repeats to process the next character. The program repeats this process forever.

#### Each character is read a follows:

- the program sets bit 5 of PORT A to 1 to indicate it is ready for a character
- the external device providing the characters will then set bit 0 of PORT A to 1 to indicate a character is ready your program must **poll** for this
- the program reads the character as an 8 bit number on PORT E bit 7 is the parity bit
- after reading the character the program sets bit 5 of PORT A to 0 to signal it received the character
- shortly after that the device will drop bit 0 of PORT A to 0

After loading a character from PORT E, the program should check that it is correctly coded for even parity. If it is incorrect, your program is to signal the error by raising bit 6 of PORT A to 1 for <u>approximately</u> 1 msec. Except when sending an error signal, bit 6 of PORT A should be 0.

Each character which has a correct parity bit setting is to be 'forwarded' to another device simply by loading it into PORT B. Characters with incorrect parity setting are not to be forwarded.

| You may not need all the space provided. | Include comments. |  |  |  |  |  |
|------------------------------------------|-------------------|--|--|--|--|--|
|                                          |                   |  |  |  |  |  |
|                                          |                   |  |  |  |  |  |
|                                          |                   |  |  |  |  |  |
| ·                                        |                   |  |  |  |  |  |
|                                          |                   |  |  |  |  |  |
|                                          |                   |  |  |  |  |  |
|                                          |                   |  |  |  |  |  |
|                                          |                   |  |  |  |  |  |
|                                          |                   |  |  |  |  |  |

| il 2004  | C SC 230 Final Examination | Page 6      |
|----------|----------------------------|-------------|
|          |                            |             |
|          |                            |             |
|          |                            | <del></del> |
|          |                            | <del></del> |
|          |                            |             |
| <u> </u> |                            |             |
|          |                            |             |
|          |                            |             |
|          |                            | <del></del> |
|          |                            |             |
|          |                            |             |
|          |                            |             |
|          |                            |             |
|          |                            |             |
|          |                            | <del></del> |
|          |                            |             |
|          |                            |             |
|          |                            |             |
|          |                            | <del></del> |
|          |                            |             |
|          |                            | <del></del> |
|          |                            | <del></del> |
|          |                            |             |
|          |                            |             |
|          |                            |             |
|          |                            |             |
|          |                            |             |
|          |                            | <del></del> |
|          |                            |             |
|          |                            |             |
|          |                            |             |
|          |                            |             |
|          |                            |             |
|          |                            | <del></del> |
|          |                            |             |
|          |                            |             |
|          |                            |             |
|          |                            |             |

8. (20 marks) You may answer this question using <u>C or 6811 assembly language</u>. If you use C, you may include the file hc11.h. <u>Assume the processor has a 8MHZ clock</u>.

Write a complete C or 6811 assembly language program that behaves as follows:

- (a) After appropriate initialization, a **RISING** edge on input capture pin 1 (IC1), detected by polling, causes the program to produce the wave depicted below on bit 6 of Port A.
- (b) A **RISING** edge on IC2, <u>detected by an interrupt</u> stops the production of the wave after completing the current cycle, i.e. when the output signal next rises from 0 to 1. Bit 6 of Port A is to be set to 1 when the wave production stops.

The wave to be produced is a repeating signal for which each cycle consists of high for 4,546 usec. and then low for 2,273 usec. as shown below: Use **OC3 and polling** for the required timing



| You may not need all the space provided. | Include comments. |
|------------------------------------------|-------------------|
|                                          |                   |
|                                          |                   |
|                                          |                   |
|                                          |                   |
|                                          |                   |
|                                          |                   |
|                                          |                   |
|                                          |                   |
|                                          |                   |
|                                          |                   |
|                                          |                   |
|                                          |                   |
|                                          |                   |

| il 2004 | C SC 230 Final Examination            | Page 8       |
|---------|---------------------------------------|--------------|
|         |                                       | <del></del>  |
|         |                                       |              |
|         |                                       |              |
|         |                                       | <del></del>  |
|         |                                       | <del></del>  |
|         |                                       |              |
|         |                                       |              |
|         |                                       |              |
|         | · · · · · · · · · · · · · · · · · · · |              |
|         |                                       |              |
|         |                                       |              |
|         |                                       | <del> </del> |
|         |                                       |              |
|         |                                       |              |
|         |                                       |              |
|         |                                       |              |
| -       | ·                                     |              |
|         |                                       |              |
|         |                                       |              |
|         |                                       |              |
|         |                                       |              |
|         |                                       |              |
|         |                                       |              |
|         |                                       |              |
|         |                                       |              |
|         |                                       |              |
|         |                                       |              |
|         |                                       | ····         |
|         |                                       |              |
|         |                                       | ·            |
|         |                                       |              |
|         |                                       | ·            |
|         | <del></del>                           |              |
|         |                                       |              |
|         |                                       |              |

| April 2004  | C SC 230 Final Examination | Page 9 of   |
|-------------|----------------------------|-------------|
| <del></del> |                            |             |
| -           |                            |             |
|             |                            |             |
|             |                            |             |
|             |                            |             |
|             |                            |             |
|             |                            |             |
|             |                            |             |
|             |                            |             |
|             |                            | <del></del> |
|             |                            |             |
|             |                            |             |
|             |                            |             |
|             |                            | <del></del> |
|             |                            |             |
|             |                            |             |
|             |                            |             |
|             |                            |             |
|             |                            |             |
| <del></del> |                            |             |
|             |                            | <del></del> |
|             |                            |             |

#### UNIVERSITY OF VICTORIA

#### **EXAMINATIONS APRIL 2004**

### BIOLOGY 455 (SO1)

TO BE ANSWERED IN BOOKLETS

DURATION: 3 hours

TOTAL MARKS: 80

INSTRUCTOR: Dr. G. A. Allen

STUDENTS MUST COUNT THE NUMBER OF PAGES IN THIS EXAMINATION PAPER BEFORE BEGINNING TO WRITE, AND REPORT ANY DISCREPANCY IMMEDIATELY TO THE INVIGILATOR.

THIS QUESTION PAPER HAS 3 PAGES.

- I. Answer any four (4) of the following questions (5 marks each).
  - 1. The morphological features of organisms are generally the result of diverse and often opposing selection pressures. Choose one of the following examples and describe some of the selection pressures that may be acting to give the trait in question:
    - (a) The height of a mature Douglas fir tree (typically over 20 metres); or
    - (b) The antlers of a bull elk, which are grown and shed each year.
  - 2. What is gene flow? Describe two ways to measure it.
  - 3. What is phenotypic plasticity? Give an example of a physical trait in humans that exhibits phenotypic plasticity, and give supporting evidence for your example.
  - 4. In 1866, the German biologist Ernst Haeckel made the famous statement "Ontogeny recapitulates phylogeny". What does this statement mean, and how correct does it seem in light of present-day evolutionary knowledge?
  - 5. Mutation rates can vary from one population or species to another, and from one gene region to the next in the same genome, but are typically in the range of 1 in 10<sup>4</sup> to 1 in 10<sup>10</sup>. What evolutionary processes act on mutation rates, and with what effect? Discuss.
  - 6. What is horizontal gene transfer, how common is it, and what is its evolutionary importance?.

IV Answer any two (2) of the following questions (10 marks each).

1. The table below gives a series of 15-base DNA sequences for 5 species and their hypothetical ancestor. (Each nucleotide base position can be viewed as a character.) Draw a cladogram showing the relationships among these taxa that are best supported by these data. On the cladogram you have drawn, indicate three monophyletic groupings, and indicate which characters support each grouping.

| Taxon     | DNA sequence (base position) |              |   |   |   |                |              |              |   |    |    |              |              |         |         |
|-----------|------------------------------|--------------|---|---|---|----------------|--------------|--------------|---|----|----|--------------|--------------|---------|---------|
|           | 1                            | 2            | 3 | 4 | 5 | <sup>~</sup> 6 | 7            | 8            | 9 | 10 | 11 | 12           | 13           | 14      | 15      |
| Ancestor  | Α                            | $\mathbf{T}$ | G | T | G | $\mathbf{T}$   | T            | Α            | Α | С  | С  | Α            | $\mathbf{T}$ | G       | A       |
| Species 1 | Α                            | С            | G | С | G | Α              | Α            | ${f T}$      | Α | G  | С  | $\mathbf{T}$ | ${f T}$      | ${f T}$ | ${f T}$ |
| Species 2 | Α                            | С            | G | С | G | Α              | Α            | T            | Α | G  | С  | ${f T}$      | T            | ${f T}$ | A       |
| Species 3 | Т                            | С            | T | С | G | T              | Α            | $\mathbf{T}$ | С | G  | G  | Α            | $\mathbf{T}$ | G       | Α       |
| Species 4 | T                            | С            | G | С | G | $\mathbf{T}$   | Α            | $\mathbf{T}$ | C | G  | G  | Α            | Т            | G       | Α       |
| Species 5 | A                            | T            | G | С | G | T              | $\mathbf{T}$ | Т            | A | С  | С  | Α            | G            | ${f T}$ | A       |

- 2. Compare and contrast the biological species, morphological species, and phylogenetic species concepts, describing the advantages and disaddvantages of each.
- 3. Many bird species exhibit cooperative behaviour. Two examples are:
  - (a) mobbing (in which a group of individuals band together to attack and chase away a predator), and
  - (b) helping at the nest (in which adult offspring of a breeding pair help their parents raise younger siblings, rather than starting their own nest).
  - Describe the selective pressures that could lead to each of these behaviours.
- 4. In a number of species (both plants and animals), expression of maleness or femaleness is environmentally determined. Give <u>two</u> examples of species that show environmental sex determination, explaining in each case the pattern of sex expression and the tradeoffs involved.

# M6811 INSTRUCTION SET

### #1 Registers:

stack pointer, PC is an unsigned 16-bit program counter. CCR is the condition code significant byte. IX and IY are unsigned 16 bit index registers. S is an unsigned 16-bi register with flags SXHINZVC with C the least significant bit. A and B are 8-bit accumulators, D is the concatenation of A and B with A the most

### Addressing Modes:

| Immediate: | MMI | data value is included in the instruction          |
|------------|-----|----------------------------------------------------|
| Direct     | DIR | operand is the page 0 address of the data value    |
| Extended   | EXT | operand is the 16-bit address of the data value    |
| Indexed    | IND | operand is an 8-bit unsigned offset which is       |
|            |     | added to the value from IX or IY to determine      |
|            |     | the address of the data value                      |
| Inherent   | INH | opcode specifies registers                         |
| Relative   | REL | destination of the branch is specified relative to |
|            |     | the address in the PC                              |

### Instructions:

addressing modes and the flags affected for the group. The addressing modes are in italics. The flags affected are underlined. none means no flags are affected. The instructions are shown in groups with each group preceded by the allowed

Load: IMM, DIR, EXT, IND NZV=0 LDAA, LDAB, LDD, LDS, LDX, LDY

Store: DIR, EXT, IND NZV=0 STAA, STAB, STD, STS, STX, STY

Transfer: INH NZ TAB, TBA
INH none TSX, TXS, TSY, TYS

Exchange: INH none XGDX, XGDY

PULB, PULX, PULY Stack: INH none DES, INS, PSHA, PSHB, PSHX, PSHY, PULA,

Arithmetic: INH HNZVC ABA

IMM, DIR, EXT, IND HNZVC ADDA, ADDB, ADCA, ADCE

INH none ABX, ABY, INS, DES

INH NZVC SBA note:  $A \leftarrow (A) - (B)$ 

IMM, DIR, EXT, IND NZVC ADDD, SUBA, SUBB, SUBD, SBCA, SBCB

INH NZV=?C DAA

EXT, IND NZV DEC, INC

INCB

INH NZVC NEGA, NEGB

INH ZVC FDIV fractional: (D)/(IX) IX←quotient D←remainder

INH  $\subseteq$  MUL multiplication:  $\mathbb{D}\leftarrow(A)$  \* (B) INH ZV=0C IDIV integer: (D)/(IX) IX←quotient D←remainder

Logical: IMM, DIR, EXT, IND NZV=0 ANDA, ANDB, ORAA, ORAB, EORA, EORB

EXT, IND NZV=0C=1 COM INH NZV=0C=1 COMA, COMB

Shift & Rotate: INH NZVC LSLA, LSLB, LSLD=ASLD, ASLA,

note: operation of C flag is dictated by the type of shift ASLB, ASLD=LSLD, ASRA, ASRB, RORA, RORB, ROLA, ROLB or rotate. EXT, IND NZVC LSL, ASL, ASR, ROR, ROL, EXT, IND N=0ZVC LSR INH N=0ZVC LSRA, LSRB, LSRD

# Decision Making:

| No Flag       | Carry Flag     | Zero Flag | Sign(N) Flag |
|---------------|----------------|-----------|--------------|
| BRA           | BCC, BCS       | BEQ, BNE  | BMI, BPL     |
| JMP           |                |           |              |
| Overflow Flag | 2's Complement | Unsigned  | Bit Test     |
| BVS, BVC      | BGE, BGT       | BHI, BHS  | BRCLR        |
|               | BLE, BLT       | BLO, BLS  | BRSET        |

None affect any flags. B\*\* instructions use REL, BRCLR & BRSET use DIR or IND, JMP uses EXT or IND

## Test / Compare:

INH NZVC CBA note: flags set based on (A) IMM, DIR, EXT, IND NZV=0 BITA, BITB

IMM, DIR, EXT, IND NZVC CMPA, CMPB, CPD, CPX, INH NZV=0C=0 TSTA, TSTB

CPY

EXT, IND NZV=0C=0 TST

# Subroutine Linkage

REL none BSR, DIR, EXT, IND none JSR, INH none RTS

Interrupt Handling: INH I CLI, SEI

INH = 1 SWI

INH none WAI
INH SHINZVC RTI

Setting / Clearing:

DIR, IND NZV=0 BCLR, BSET,

EXT, IND Z=1 N=V=C=0 CLR INH Z=1 N=V=C=0 CLRA, CLRB

> INH CCLC, SEC INH none TPA, INH SHINZVC TAP Condition Code

INH Y CLV, SEV

Miscellaneous: INH None BRN, NOP, STOP

### M6811 Timer Section

Input Captures The 6811 timer section has three input capture pins which can be used to capture an external event. The event can be programmed to be a rising edge, a falling edge or either edge. When an input event occurs the value of the free-running timer TCNT is copied into a time of capture (TIC) register.

Input capture specifics:

| Input   | Port          | Int. Vector   | Jump Table | Time of Input |
|---------|---------------|---------------|------------|---------------|
| Capture | Location      |               | Location   | Capture (TIC) |
| 1       | Port A, Bit 2 | \$FFEE-\$FFEF | \$00E8     | \$1010-\$1011 |
| 2       | Port A, Bit 1 | \$FFEC-\$FFED | \$00E5     | \$1012-\$1013 |
| 3       | Port A, Bit 0 | \$FFEA-\$FFEB | \$00E2     | \$1014-\$1015 |

The type of event, the input capture flag and the interrupt enable are contained in three registers

| Name  | Addr.  | <b>B</b> 7 | <b>B6</b> | <b>B</b> 5 | B4  | <b>B3</b> | B2   | B1   | B0   |
|-------|--------|------------|-----------|------------|-----|-----------|------|------|------|
| TCTL2 | \$1021 | 0          | 0         | E1B        | E1A | E2B       | E2A  | E3B  | E3A  |
| TMSK1 | \$1022 |            |           |            |     |           | IC1I | IC2I | IC3I |
| TFLG1 | \$1023 |            |           |            |     |           | IC1F | IC2F | IC3F |

ICnI is the interrupt enable flag for input capture n and ICnF is the event flag for input capture n.

The edge sensitivity is programmed as follows:

| EnB | EnA |                        | EnB | EnA |                         |
|-----|-----|------------------------|-----|-----|-------------------------|
| 0   | 0   | Capture disabled       | 1   | 0   | Capture on falling edge |
| 0   | 1   | Capture on rising edge | 1   | 1   | Capture on either edge  |

**Output Compares** The 6811 has 5 output compares (OC), but you should avoid using OC1 as it is a multi-function pin with several unique features. The program loads TOC register with a value and when TCNT reaches the specified value, the output compare event happens. The particular event is programmable and an interrupt can be generated.

Output compare specifics:

| Output  | Port          | Int. Vector   | Jump Table | Time of Output |
|---------|---------------|---------------|------------|----------------|
| Compare | Location      |               | Location   | Compare (TOC)  |
| 1       | Port A, Bit 7 | \$FFE8-\$FFE9 | \$00DF     | \$1016-\$1017  |
| 2       | Port A, Pin 6 | \$FFE6-\$FFE7 | \$00DC     | \$1018-\$1019  |
| 3       | Port A, Pin 5 | \$FFE4-\$FFE5 | \$00D9     | \$101A-\$101B  |
| 4       | Port A, Pin 4 | \$FFE2-\$FFE3 | \$00D6     | \$101C-\$101D  |
| 5       | Port A, Pin 3 | \$FFE0-\$FFE1 | \$00D3     | \$101E-\$101F  |

The type of event, the input capture flag and the interrupt enable are contained in three registers

| Name  | Addr.  | B7   | В6   | <b>B</b> 5 | B4   | B3   | <b>B2</b> | <b>B1</b> | B0  |
|-------|--------|------|------|------------|------|------|-----------|-----------|-----|
| TCTL1 | \$1020 | OM2  | OL2  | OM3        | OL3  | OM4  | OL4       | OM5       | OL5 |
| TMSK1 | \$1022 | OC1I | OC2I | OC3I       | OC4I | OC5I |           |           |     |
| TFLG1 | \$1023 | OC1F | OC2F | OC3F       | OC4F | OC5F |           |           |     |

The output event is programmed as follows:

| OMn | OL $n$ |                                  | $\mathbf{OMn}$ | OLn |                |
|-----|--------|----------------------------------|----------------|-----|----------------|
| 0   | 0      | Pin is not affected (OC1 may be) | 1              | 0   | Clear OCn to O |
| 0   | 1      | Toggle OCn                       | 1              | 1   | Set OCn to 1   |

PORT Addresses: A \$1000; B \$1004; C \$1003; D \$1008; E \$100A

Other Addresses: DDRC \$1007; DDRD \$1009; TCNT \$100E,\$100F

```
/*
/* C SC 230 Course Software
                                                * /
/* 68HC11 standard register section definitions */
/************************************
#define _IO BASE 0x1000
#define PORTA
                  *(unsigned char volatile *)(_IO_BASE + 0x00)
#define PIOC
                  *(unsigned char volatile *)(_IO_BASE + 0x02)
#define PORTC
                  *(unsigned char volatile *)(_IO_BASE + 0x03)
#define PORTB
                  *(unsigned char volatile *)(_IO_BASE + 0x04)
#define PORTCL
                  *(unsigned char volatile *)(_IO_BASE + 0x05)
#define DDRC
                  *(unsigned char volatile *)(_IO_BASE + 0x07)
#define PORTD
                  *(unsigned char volatile *)(_IO_BASE + 0x08)
#define DDRD
                  *(unsigned char volatile *)(_IO_BASE + 0x09)
#define PORTE
                  *(unsigned char volatile *)(_IO_BASE + 0x0A)
                  *(unsigned char volatile *)(_IO_BASE + 0x0B)
#define CFORC
#define OC1M
                  *(unsigned char volatile *)(_IO_BASE + 0x0C)
#define OC1D
                  *(unsigned char volatile *)(_IO_BASE + 0x0D)
                  *(unsigned short volatile *)(_IO_BASE + 0x0E)
#define TCNT
                  *(unsigned short volatile *)(_IO_BASE + 0x10)
#define TIC1
#define TIC2
                  *(unsigned short volatile *)(_IO_BASE + 0x12)
#define TIC3
                  *(unsigned short volatile *)(_IO_BASE + 0x14)
#define TOC1
                  *(unsigned short volatile *)(_IO_BASE + 0x16)
#define TOC2
                  *(unsigned short volatile *)(_IO_BASE + 0x18)
#define TOC3
                  *(unsigned short volatile *)(_IO_BASE + 0x1A)
#define TOC4
                  *(unsigned short volatile *)(_IO_BASE + 0x1C)
#define TOC5
                  *(unsigned short volatile *)(_IO_BASE + 0x1E)
                 *(unsigned char volatile *)(_IO_BASE + 0x20)
#define TCTL1
#define TCTL2
                 *(unsigned char volatile *)(_IO_BASE + 0x21)
                  *(unsigned char volatile *)(_IO_BASE + 0x22)
#define TMSK1
#define TFLG1
                  *(unsigned char volatile *)(_IO_BASE + 0x23)
                  *(unsigned char volatile *)(_IO_BASE + 0x24)
#define TMSK2
#define TFLG2
                  *(unsigned char volatile *)(_IO_BASE + 0x25)
#define PACTL
                 *(unsigned char volatile *)(_IO_BASE + 0x26)
                 *(unsigned char volatile *)(_IO_BASE + 0x27)
#define PACNT
#define SPCR
                  *(unsigned char volatile *)(_IO_BASE + 0x28)
#define SPSR
                  *(unsigned char volatile *)(_IO_BASE + 0x29)
#define SPDR
                  *(unsigned char volatile *)(_IO_BASE + 0x2A)
#define BAUD
                  *(unsigned char volatile *)(_IO_BASE + 0x2B)
#define SCCR1
                 *(unsigned char volatile *)(_IO_BASE + 0x2C)
#define SCCR2
                 *(unsigned char volatile *)(_IO_BASE + 0x2D)
#define SCSR
                 *(unsigned char volatile *)(_IO_BASE + 0x2E)
#define SCDR
                 *(unsigned char volatile *)(_IO_BASE + 0x2F)
                 *(unsigned char volatile *)(_IO_BASE + 0x30)
#define ADCTL
                 *(unsigned char volatile *)(_IO_BASE + 0x31)
#define ADR1
#define ADR2
                 *(unsigned char volatile *)(_IO_BASE + 0x32)
                 *(unsigned char volatile *)(_IO_BASE + 0x33)
#define ADR3
#define ADR4
                 *(unsigned char volatile *)(_IO_BASE + 0x34)
#define OPTION
                  *(unsigned char volatile *)(_IO_BASE + 0x39)
                  *(unsigned char volatile *)(_IO_BASE + 0x3A)
#define COPRST
                  *(unsigned char volatile *)(_IO_BASE + 0x3B)
#define PPROG
                 *(unsigned char volatile *)(_IO_BASE + 0x3C)
#define HPRIO
                 *(unsigned char volatile *)(_IO_BASE + 0x3D)
#define INIT
#define TEST1
                 *(unsigned char volatile *)(_IO_BASE + 0x3E)
#define CONFIG
                *(unsigned char volatile *)(_IO_BASE + 0x3F)
```